Home / ECE / Digital Electronics :: Section 21

ECE :: Digital Electronics

  1. For an N bit ADC, the percentage resolution is [1/2N - 1)] 100.

  2. A.
    True
    B.
    False

  3. Commercial ECL gates use two ground lines and one negative supply to

  4. A.
    reduce power consumption
    B.
    increase fan out
    C.
    reduce loading effect
    D.
    eliminate the effect of power line glitches on the biasing circuit

  5. Dynamic memory cells are constructed using

  6. A.
    FETs
    B.
    MOSFETs
    C.
    Transistors
    D.
    Flip flops

  7. Which of the following is incorrect?

  8. A.
    (8)16 = (8)8
    B.
    (5)16 = (5)8
    C.
    (8)2 = (2)10
    D.
    (2)16 = (2)10

  9. A 3 stage Johnson counter (ring) shown in figure is clocked at a constant frequency of fc from the starting state of Q0 Q1 Q2 = 101. The frequency of output Q0 Q1 Q2 will be


  10. A depletion type NMOS is operated in enhancement mode. Vp = - 4 volts. For VGS = + 3 volts as VDS is increased, ID becomes nearly constant when Vps equals

  11. A.
    1 volt
    B.
    3 volts
    C.
    4 volt
    D.
    7 volts

  12. Which one of the following is D/A conversion technique?

  13. A.
    Successive approximation
    B.
    Weighted resistor
    C.
    Dual slope
    D.
    Single slope

  14. Assuming accumulator contain A 64 and the carry is set (1). What will accumulator (A) and carry (CY) contain after ANA A?

  15. A.
    A 6 H, 1
    B.
    A 6 H, 0
    C.
    00 H, 0
    D.
    00 H, 1

  16. A number is expressed in binary 2's complement as 10011 decimal equivalent value is

  17. A.
    19
    B.
    13
    C.
    -19
    D.
    -13

  18. In INHIBIT operation

  19. A.
    output is 1 when both inputs are 0
    B.
    output is 0 when blocking input is 1
    C.
    output is 0 when blocking input is 0
    D.
    output is 1 when blocking input is either 0 or 1